Total number of printed pages-3

53 (IT 303) DGLG

OAL LIBR.

## 2021

## DIGITAL LOGIC DESIGN

Paper : IT 303

Full Marks : 100

Time : Three hours

## The figures in the margin indicate full marks for the questions.

Answer any five questions.

- 1. (a) Convert the following:  $2 \times 5 = 10$ (i)  $(186)_{10} = (?)_8$ (ii)  $(1111 \cdot 01)_2 = (?)_{10}$ 
  - (iii)  $(12FBA)_{16} = (?)_2$
  - (iv)  $(21.8)_8 = (?)_{10}$
  - (v)  $(01111011011010)_2 = (?)_{16}$

Contd.

(b) Verify the following using truth table method: 10

$$(i) \quad (AB + \overline{B} + \overline{AB}) = 0$$

- (ii)  $(\overline{A} + B)(A + \overline{B}) = AB + \overline{AB}$
- 2. (a) Expand  $(\overline{A} + \overline{B})$  to Minterm and Maxterms. 10
  - (b) State and prove both the laws of De Morgan's theorem. 10
- Using K-map, simplify the following functions: 5×4=20

(i) 
$$F(A, B, C) = \sum m(5, 7, 2, 3)$$

(ii)  $F(A, B, C, D) = \sum m(0, 2, 5, 9, 15) + d(6, 3, 10, 13)$ 

(iii)  $F(A, B, C, D) = \Pi M (2, 3, 9, 10, 11)$ 

(iv)  $F(A, B, C, D) = \sum m(4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15)$ 

 (a) Draw the logic circuit of the Boolean functions given below using basic gates: 5+5=10

(i) 
$$Y = \overline{a}b\overline{c} + c\overline{d}$$
  
(ii)  $Y = a + \overline{a}\overline{b} + (a + \overline{b})cd$   
53 (IT 303) DGLG/G 2

WIE OF TEC

|    | (b)                 | Explain the full-adder circuit with the help of function table. 10        |  |  |
|----|---------------------|---------------------------------------------------------------------------|--|--|
| 5. | Exp<br>with         | plain various types of flip-flop in details<br>h the help of diagrams. 20 |  |  |
| 6. | (a)                 | Explain 4:1 multiplexer and 1:4<br>Demultiplexer in details. 10           |  |  |
|    | (b)                 | Explain 8×3 Encoder and 3×8 Decoder<br>in details. 10                     |  |  |
| 7. | Wri                 | te short notes on: (any four) 5×4=20                                      |  |  |
|    | (a)                 | Universal Gates                                                           |  |  |
|    | <i>(</i> b <i>)</i> | Minterm and Maxterm                                                       |  |  |
|    | (c)                 | SOP and POS form                                                          |  |  |
|    | (d)                 | (d) Sequential and Combinational circuit                                  |  |  |
|    | (e)                 | RAM and ROM                                                               |  |  |
|    |                     |                                                                           |  |  |

(f) Primary and Secondary memory.

RAL LIBRARY TUTE OF TES 

53 (IT 303) DGLG/G