## **END SEMESTER EXAMINATION - 2019** Semester: 5th (New) Subject Code: Et-502 ## MICROPROCESSOR Full Marks - 70 Time - Three hours The figures in the margin indicate full marks for the questions. ## Instructions: - 1. All questions of PART A are compulsory. - 2. Answer any five questions from PART B. PART-A Marks - 25 | 1. | Fill | in the blanks: | 1×10=10 | |----|------|-----------------------------------------|----------------| | | (a) | One machine cycle consists of T-states. | to six | | | (b) | ALE is at the b operation. | igining of the | | | | | [Turn over | | 296/Et-502/M(N) (2) | interrupts in 8085. (c) The sign flag is set when the contents of accumulator become negative during an operation. | transfer. (b) INTR has the highest priority among the | <ul><li>2. Write true or false : 1×10=10</li><li>(a) In 8086 the term HMOS is high speed data</li></ul> | (j) The numbers of data lines in 8086 are | (i) Memory address capacity of 8086 is | (h) The level of the pin decides the operating modes of 8086. | (g) DMA is an I/O technique commonly used for speed data transfer. | (f) 8255(PPI) has I/O pins. | (e) In I/O mapped I/O, the MPU uses address lines to identify I/O devices. | (d) Flags are used to the conditions of the result of an operation. | (c) In 8085 read and write control signals are active | |--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------| | (III) 3 (IV) 4<br>296/Et-502/M(N) (3) [Turn over | requir<br>H is/ | (iii) 4 (iv) 5 (b) The number/numbers of machine cycles | (a) The numbers of interrupt lines in 8085 is (i) 2 (ii) 3 | Cho | branching instruction. | (i) In 8259 IRR has eight input lines for interrupt. | (h) PUSH and POP are used to enter and retrieve the data to and from the stack. | (g) In 8086 there are four 8-bit general purpose register. | (f) The meaning of ADD CX, AX is content of AX will be added with CX. | (e) CMP means complements the content of the accumulator. | (d) Port B of 8255 can be used as two port. | | | 1 | | | | | | to a | | | | |---------------------------------------------------------------------------------------------------|-------------------------------|---------------|------------------------------------------------------------|---------------|------------------------|----------------------------------------------------------|--------|-------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (a) | | | • e | | | <u>a</u> | | 18 | <u>©</u> | | | What is high level lan What is mnemonics? | PART – B<br>Marks – 45 | (iii) 64-bits | (e) The 8086 is a microprocessor of (i) 8-bits (ii) 16-bi | (iii) 256 Kb | (i) IMb | | (ii) 4 | (i) 2 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | (c) DMA controller 8257 has the channels | | | <ul><li>(a) What is high level language? Give example.</li><li>What is mnemonics? 1+2=3</li></ul> | | (iv) 32-bits | S | (iv) 2Mb | (ii) 64 KB | Stack segment is a 16 bit register containing address of | (iv) 6 | (iii) 3 | 7 has the channels | A Company of the Comp | | 8. (a) | instruction example: | | 7. | (ф) | 6. (a) | <b>©</b> | | | 5. (a) | | | 8. (a) Explain d | In 8086 instruction examples. | what are | memory r | (b) Explain w | (a) Why BUS data bus i | (b) Draw the t explain. | | required to | (a) What is frequency | | (a) What is timing diagram? If operating frequency is 3 MH<sub>z</sub>, what will be the time required to execute opcode fetch cycle? 2+1=3 - (b) Draw the timing diagram for STA 8050H and explain. - (a) Why BUS is required in 8085 MP and why data bus is bidirectional? 2+1=3 - (b) Explain with the help of proper diagram, the memory read operation. - a) What are the different segment registers and what are the advantages of segmentation? 1+3=4 - instructions? Explain two of them with examples. - (a) Explain demultiplexing of AD<sub>0</sub> to AD<sub>7</sub> with proper diagram. - (b) What is subroutines and counter in 8085 programing? (b) Why RAM is called random access memory? Write about the SRAM and DRAM briefly. 296/Et-502/M(N) 296/Et-502/M(N) 4 2700(W) 1+5=6 [Turn over G - 9. (a) Write an ALP to find 2s complement of a 16-bits number. - (b) Write an ALP to find larger number of two 8-bits. - 10. (a) Why 8255 is required in 8085 MPU ? Describe mode 1 of 8255. 2+3=5 - (b) Describe the control word format of 8255. - 11. (a) What task are done by 8259 (PIC)? 2 - (b) Draw the internal block diagram of 8259 and explain. CAMPAI INSTITU